DSpace Repository

Characterization of a digital phase locked loop and a stochastic time to digital converter

Show simple item record

dc.contributor Moon, Un-Ku
dc.contributor Levien, Keith
dc.date 2006-08-03T14:42:54Z
dc.date 2006-08-03T14:42:54Z
dc.date 2006-08-03T14:42:54Z
dc.date.accessioned 2013-10-16T07:39:18Z
dc.date.available 2013-10-16T07:39:18Z
dc.date.issued 2013-10-16
dc.identifier http://hdl.handle.net/1957/2841
dc.identifier.uri http://koha.mediu.edu.my:8181/xmlui/handle/1957/2841
dc.description Date presented: 2006-07-21
dc.description Graduation date: 2007
dc.description A digital phase locked loop (DPLL) and a statistical time-to-digital converter (STDC) were previously fabricated in a 0.35µm, 3.3V SOI CMOS process. This work summarizes these designs and characterizes the measured performance. Simulations supplement the measurements where applicable. The DPLL was found to reach a locked state under a limited range of input conditions. Evaluation of the DPLL's digitally controlled analog oscillator (DCAO) revealed that transistor mismatch resulted in a non-ideal tuning curve. Simulations and measurements of the DCAO phase noise showed good correlation. The STDC circuit was characterized for several test chips. Measurement results show good matching between the chips for the same input conditions. The ability to achieve higher resolution than standard time-to-digital converters is demonstrated through simulations and measurements.
dc.language en_US
dc.subject Stochastic Time to Digital Converter
dc.subject Digital Phase Locked Loop
dc.title Characterization of a digital phase locked loop and a stochastic time to digital converter
dc.type Thesis


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account