DSpace Repository

Analysis of error mechanisms in switched-current Sigma-Delta modulators

Show simple item record

dc.creator Rosa, José M. de la
dc.creator Pérez-Verdú, Belén
dc.creator Medeiro, Fernando
dc.creator Río, Rocío del
dc.creator Rodríguez-Vázquez, Ángel
dc.date 2008-04-25T10:52:31Z
dc.date 2008-04-25T10:52:31Z
dc.date 2004
dc.date.accessioned 2017-01-31T01:03:50Z
dc.date.available 2017-01-31T01:03:50Z
dc.identifier Analog Integrated Circuits and Signal Processing 38(2-3): 175-201 (2004)
dc.identifier 0925-1030
dc.identifier http://hdl.handle.net/10261/3745
dc.identifier 10.1023/B:ALOG.0000011167.24521.82
dc.identifier.uri http://dspace.mediu.edu.my:8181/xmlui/handle/10261/3745
dc.description El pdf del artículo es la versión post-print.
dc.description This paper presents a systematic analysis of the major switched-current (SI) errors and their influence on the performance degradation of ΣΔ Modulators (ΣΔMs). The study is presented in a hierarchical systematic way. First, the physical mechanisms behind SI errors are explained and a precise modeling of the memory cell is derived. Based on this modeling, the analysis is extended to other circuits of higher level in the modulator hierarchy such as integrators and resonators. After that, the study is extended to the modulator level, considering two fundamental architectures: a 2nd-order LowPass ΣΔM (2nd-LPΣΔM) and a 4th-order BandPass ΣΔM (4th-BPΣΔM). The noise shaping degradation caused by the linear part of SI errors is studied in the first part of the paper. This study classifies SI non-idealities in different categories depending on how they modify the zeroes of the quantization noise transfer function. As a result, closed-form expressions are found for the degradation of the signal-to-noise ratio and for the change of the notch frequency position in the case of 4th-BPΣΔMs. The analysis is treated considering both the isolated and the cumulative effect of errors. In the second part of the paper the impact of non-linear errors on the modulator performance is investigated. Closed-form expressions are derived for the third-order harmonic distortion and the third-order intermodulation distortion at the output of the modulator as a function of the different error mechanisms. In addition to the mentioned effects, thermal noise is also considered. The most significant noise sources of SI ΣΔMs are identified and their contributions to the input equivalent noise are calculated. All these analyses have been validated by SPICE electrical simulations at the memory cell level and by time-domain behavioural simulations at the modulator level. As an experimental illustration, measurements taken from a 0.8 μm CMOS SI 4th-BPΣΔM silicon prototype validate our approach.
dc.description This work has been partially supported by the EU ESPRIT Program in the framework of the Project IST 2001-34283 (TAMES-2), and by the Spanish CICYT under contract TIC2001-0929 (ADAVERE).
dc.description Peer reviewed
dc.format 2004918 bytes
dc.format application/pdf
dc.language eng
dc.publisher Springer
dc.relation Postprint
dc.relation http://dx.doi.org/10.1023/B:ALOG.0000011167.24521.82
dc.rights openAccess
dc.subject Analog-to-digital converters
dc.subject Sigma-Delta modulators
dc.subject Switched-current circuits
dc.title Analysis of error mechanisms in switched-current Sigma-Delta modulators
dc.type Artículo


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account