DSpace Repository

Clock jitter error in multi-bit continuous-time sigma-delta modulators with non-return-to-zero feedback waveform

Show simple item record

dc.creator Tortosa, Ramón
dc.creator Rosa, José M. de la
dc.creator Fernández, Francisco V.
dc.creator Rodríguez-Vázquez, Ángel
dc.date 2008-04-25T09:52:29Z
dc.date 2008-04-25T09:52:29Z
dc.date 2008-01
dc.date.accessioned 2017-01-31T01:03:45Z
dc.date.available 2017-01-31T01:03:45Z
dc.identifier Microelectronics Journal 39(1): 137-151 (2008)
dc.identifier 0026-2692
dc.identifier http://hdl.handle.net/10261/3741
dc.identifier 10.1016/j.mejo.2007.10.005
dc.identifier.uri http://dspace.mediu.edu.my:8181/xmlui/handle/10261/3741
dc.description This paper presents a detailed study of the clock jitter error in multi-bit continuous-time ΣΔ modulators with non-return-to-zero feedback waveform. It is demonstrated that jitter-induced noise power can be separated into two main components: one that depends on the modulator loop filter transfer function and the other dependent on input signal parameters, i.e. amplitude and frequency. The latter component, not considered in previous approaches, allows us accurately to predict the resolution loss caused by jitter, showing effects not taken into account previously in literature despite the fact that they are especially critical in broadband telecom applications. Moreover, the use of state-space formulation makes the analysis quite general and applicable to either cascade or single-loop architectures. Closed-form expressions are derived for in-band error power and signal-to-noise ratio that can be used to optimize modulator performance in terms of jitter insensitivity. Time-domain simulations of several modulator topologies (both single-loop and cascade) intended for VDSL application demonstrate the validity of the presented approach.
dc.description This work has been supported by the Spanish Ministry of Science and Education (with support from the European Regional Development Fund) under contract TEC2004-01752/MIC.
dc.description Peer reviewed
dc.format 1426195 bytes
dc.format application/pdf
dc.language eng
dc.publisher Elsevier
dc.rights closedAccess
dc.subject Analog-to-digital conversion
dc.subject Continuous-time ΣΔ modulation
dc.subject Clock jitter
dc.title Clock jitter error in multi-bit continuous-time sigma-delta modulators with non-return-to-zero feedback waveform
dc.type Artículo


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account