The use of Sigma-Delta (ΣΔ) modulation for analog-to-digital conversion (ADC) in the
communication frequency range is evaluated. Two high-order multi-bit architectures are proposed to achieve +12-bit dynamic range at 4Msample/s Nyquist rate using very low oversampling ratio. They show very low sensitivity to the internal D-to-A conversion (DAC) error with no calibration required. Simulations show that such performance can be achieved even in presence of circuit imperfections.
This work has been partially supported by the Spanish CICYT Project TIC 97-0580.
Peer reviewed